

Chemnitzer Seminar – Materials and Nanotechnologies for MEMS Packaging'18

# Advances in High Vacuum Encapsulation for MEMS Packaging based on Metallic Bonding Interfaces

Bernhard REBHAN, Senior Scientist Wafer Bonding



## **Product Categories**



EVG is a global supplier of:

- Wafer Bonders
- Temporary Bonders / Debonders
- Aligners
- Coaters / Developers
- Cleaners
- Inspection / Metrology Systems

EV Group holds the dominant share of the market for wafer bonding equipment and is a technology leader in lithography for advanced packaging and nanotechnology.



Lithography



Bonding



## **Markets and Typical End Products**





**Compound Semiconductor** 

Silicon-Based Power Devices





**CMOS Image Sensors** 



LEDs



Motion sensors



DNA chips / micro labs



Micro processor wafers



(Micro Electro Mechanical Systems

Nanotechnology



SOI (Silicon On Insulator) Engineered Substrates



## **Global Presence**







- Background and Motivation
- Process Equipment
- Process Results
- Summary & Conclusions



**Background and Motivation** 





**Background and Motivation** 





Background and Motivation

- EVG<sup>®</sup>580 ComBond<sup>®</sup> (*in-situ* high vacuum) system for
  - Engineered substrates by wafer bonding
  - High vacuum encapsulation by wafer bonding





Background and Motivation



Extracted from Yole roadmap (2013)



**Process Equipment** 



### **Process Equipment**





High Vacuum Bake Module



- Improved getter activation due to separate preprocessing of top and bottom wafer.
  - Getter wafer can be activated at a high temperature
  - Other wafer can be baked out at lower temperature if required.



Used Process Flow and System







#### $\mathsf{EVG}\;\mathsf{ComBond}^{\mathbb{R}}$







## **Results – AI-AI**





#### **Results – AI-AI**





Substrate size = 150 mm diameter; bonding force 60 kN (114 MPa) C-SAM (left) of Al-Al bonded at 100°C / 1 h: closed frames Dicing yield and bond strength tests (right) showed high bond strength and 100% dicing yield

Rebhan et al., ECS Transactions, 75 (9) 15-24 (2016)

### **Results – Cu-Cu**





Prepared and presented at Chemnitzer Seminar'18

### Results – Cu-Cu



#### Sample "c"



sample processed using *insitu* ComBond<sup>®</sup> process flow. Cu-Cu bonded at room temperature before (d-g) and after (h-k) annealing @200°C / 5 h: moderate and significant grain growth across the initial bonding interface, respectively; no oxide at/near the initial bonding interface.

SEM, TEM & EDX of the

B. Rebhan and V. Dragoi, Proc. of SPIE Vol. 10246 102461H (2017)



#### By post-bond annealing of sample c



SEM, TEM & EDX of the sample processed using *insitu* ComBond<sup>®</sup> process flow. Cu-Cu bonded at room temperature before (d-g) and after (h-k) annealing @200°C / 5 h: moderate and significant grain growth across the initial bonding interface, respectively; no oxide at/near the initial bonding interface.

B. Rebhan and V. Dragoi, Proc. of SPIE Vol. 10246 102461H (2017)

## **Results – Au-Au**





Bonding conditions: T = RT F = 30 kN (150 mm)t = 30 min

Feasibility study of Au-Au bond



Summary & Conclusions



## Conclusions



- The EVG ComBond<sup>®</sup> system is a modular platform which enables high vacuum MEMS encapsulation.
- As the native oxide is removed *in-situ* it also allows the usage of materials with challenging oxide layers (AI) for metal bonding.
- Successful demonstration of low temperature metal wafer bonding:
  - Oxide-free interfaces
  - AI-AI @100°C & 150°C
  - Cu-Cu @RT
  - Au-Au @RT
  - Low temperature bonding is an enabling technology for materials with CTE mismatch



# Thank you!

#### Bernhard REBHAN b.rebhan@evgroup.com

Data, design and specifications may not simultaneously apply; or depend on individual equipment configuration, process conditions and materials and may vary accordingly. EVG reserves the right to change data, design and specifications without prior notice. All trademarks, logos, website addresses or equipment names that contain the letters or words "EVG" or "EV Group" or any combination thereof, as well as the following names and acronyms are registered trademarks and/or the property of EV Group: ComBond®, CoverSpin<sup>TM</sup>, EZB®, EZ Bond®, EZD®, EZ Debond®, EZR®, EZ Release®, GEMINI®, HERCULES®, HyperIntegration®, IQ Aligner®, LowTemp<sup>TM</sup>, NanoAlign®, NanoFill<sup>TM</sup>, NanoSpray<sup>TM</sup>, NIL-COM®, NILPhotonics<sup>TM</sup>, OmniSpray<sup>®</sup>, SmartEdge<sup>®</sup>, SmartView<sup>®</sup>, The Triple i" Company Invent-Innovate-Implement<sup>®</sup>, Triple i<sup>®</sup>. Other product and company names may be registered trademarks of their respective owners.