

37th Chemnitz Seminar

## **Die-to-Wafer Bonding**

Tobias Wernicke – Process Technology Manager – Bonding



111

www.EVGroup.com



- Introduction
- Process Overview
- Process Features and results
  - Direct placement
  - D2W
  - CD2W
- Summary & Outlook



## Introduction









# **Super Chip**

#### Manufacturing Needs | HD Chiplet Integration





## **EVG Equipment Solutions | 3D Integration Portfolio**



## "Scaling Boosters"





## **Process Overview**





|                                                                                  |                                                          | X                                                        |                                             |                                             |
|----------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|---------------------------------------------|---------------------------------------------|
| Stacking<br>Method                                                               | Chip to<br>Chip                                          | Chip to Wafer                                            | Collective Die to<br>Wafer                  | Wafer to Wafer                              |
| Throughput                                                                       | Low                                                      | Low                                                      | High                                        | High                                        |
| Yield                                                                            | High*                                                    | High*                                                    | High*                                       | Mid                                         |
| Application                                                                      | Packaging                                                | Processor, Memory, Mems                                  | Image Sensor,<br>Processor,<br>Memory, Mems | Image Sensor,<br>Processor,<br>Memory, Mems |
| Alignment                                                                        | 1 µm**                                                   | 1 µm**                                                   | 1 µm**                                      | 100 nm                                      |
| Challenges                                                                       | Alignment accuracy<br>Cleanliness / Plasma<br>Throughput | Alignment accuracy<br>Cleanliness / Plasma<br>Throughput | Yield                                       | Yield<br>Heterogeneous integration          |
| Compatibility<br>Hybrid Bonding                                                  | Mid                                                      | Mid                                                      | Yes ***                                     | yes                                         |
| * Known good dies<br>** Development for 200 nm<br>*** HVM for III-V Die transfer |                                                          | Improved yield and<br>throughput<br>management           | Improved yield and throughput management    | High yield<br>application                   |





| Transfer Method                                           | Pro's                                                                     | Con's                                                                                       | Maturity                                 |
|-----------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------|
| <b>DP-D2W</b><br>Direct placement of activated dies using | <ul> <li>Versatile method</li> <li>Die thickness<br/>variation</li> </ul> | <ul> <li>Die handling especially for<br/>multi die stacks such as<br/>SRAM, DRAM</li> </ul> | Feasibility testing required and ongoing |
| Flip Chip Bonder                                          |                                                                           | Particle management during<br>die placement                                                 |                                          |

#### **EVG320D2W | Baseline Configuration**



- Automated Single D2W preparation and activation system
  - Provides seamless integration with thirdparty die bonders
  - Enables plasma activation and cleaning of dies on 12" filmframe as preparation for further direct placement fusion bond process
- Modular concept for 12" filmframe and/or 300mm wafer
  - LowTemp Plasma Activation Module
  - Clean Module for Fusion Bonding
  - UV Expose Module
- Customer configuration based on process requirements and purpose (e.g. R&D)
- (Optional integration to die bonder)



#### Collective Die-to-Wafer (Co-D2W) Bonding | Process Flow





#### Collective Die-to-Wafer (Co-D2W) Bonding | Process Flow





EVG®101



• A protective layer is applied on top of the dies to prevent the contamination of the die surface during the dicing and carrier population processes.



## Collective Die-to-Wafer (Co-D2W) Bonding | Process Flow







The D2W bonding is preformed at wafer level using the same W2W bonding systems.







#### EVG850<sup>®</sup>



EVG850<sup>®</sup>



# D2W Bonding – Process Results

#### **DP-D2W Bonding | III-V Integration on 300mm Wafers**



- Populating a 300mm Silicon wafers with 10 mm x 10mm InP dies succesfully demonstrated
- Usage of full backplane area possible
- No limitation of growth substrate sizes



#### TILING FOR LARGER DIAMETERS - INP EXAMPLE



#### **Co-D2W Bonding | Process Results – Hybrid Bonding**



Demonstrator A - 300mm Hybrid Bonding 5mmx7mm





Demonstrator B - 300mm Hybrid Bonding 10mmx14mm







Confidential

www.EVGroup.com

#### **Co-D2W Bonding | Process Results – Hybrid Bonding**





#### **Co-D2W Bonding | Process Results – Hybrid Bonding**













Picture - Collective die carrier wafer map - die detail.

Die sizes:

EV Group Proprietary and Classified

111

- 1x1mm x350µm dies •
- 3x3mm x350µm dies .
- 7x9mm x350µm dies •



Picture - Collective die carrier wafer map.

## **Co-D2W Bonding | Process Results – Multi Die - Direct Bonding**

C)



#### Post collective carrier preparation inspection

- A high-resolution die height variation (DHV) measurement was performed on the collective carrier with dies after placement using a chromatography sensor to evaluate the die uniformity / distribution.
- A die height variation < 3µm could be observed after collective die carrier preparation.



**Picture –** Collective die carrier wafers after die placement process.



Die Height variation Measurement – a): Full scan – 2D collective carrier map; b): Detail scan – 3D collective carrier map.



Die Height variation Measurement - a): Detail scan - 2D collective carrier map; b): Detail scan - DHV across the blue line.

#### **Co-D2W Bonding | Process Results – Multi Die - Direct Bonding**





Picture – Target wafer with dies after die transfer process.

 High transfer yield including high bonding quality based on Scanning Acoustic microscope images (C-SAM) could be achieved.



Picture – Target wafer with dies after die-to-wafer bonding process – die detail..



C-SAM inspection - Post annealing inspection - detail scan.



C-SAM inspection - Post annealing inspection - full scan.

## Collective Die-to-Wafer (Co-D2W) Bonding | Metrology



#### Metrology // Co-D2W Bonding

- Post Co-D2W Bonding inspection:
  - EVG50<sup>®</sup> Die transfer rate
  - EVG40<sup>®</sup>NT (2) D2W alignment verification
  - C-SAM Bond quality

#### **D2W Bonding interface:**

#### 

Picture - C-SAM inspection post D2W bonding.

#### **D2W alignment verification**



D2W + W2W alignment accuracy can be checked by TIR or RIR.



Post Bond Alignment accuracy Cumulative Plot





## **Summary & Outline**



#### Die-to-Wafer Bonding I Die Transfer Capabilities @EVG





#### **Die-to-Wafer Bonding I Summary**



The efficient chiplet integration requires a combination of pick and place processes with wafer level proceesing and bonding to keep beeing succesful





#### Disclaimer

The information contained in this document is provided "as is" and without warranty of any kind, express or implied. Any express or implied warranties including, but not limited to, any implied warranty of merchantability, fitness for a particular purpose, and patent infringement or other violation of any intellectual property rights are hereby expressly disclaimed.

EVG makes no representation that the use or implementation of the information contained in this document will not infringe or violate any copyright, patent, trade secret or other right. In no event shall EVG be liable for any claim, damages or other liability, including any general, special, indirect, incident, or consequential damages, whether in an action of contract, tort infringement, misappropriation or otherwise, arising from, out of or relating to the use or inability to use the information. Accessing and/or any use of the information contained in this document shall be deemed consent to and accestance of this disclaimer.

#### Confidentiality

Any and all information disclosed during this presentation by EVG is confidential.

Data, design and specifications may not simultaneously apply, or may depend on individual equipment configuration, process conditions and materials and vary accordingly. EVG reserves the right to change data, design and specifications without prior notice.

All logos, company names and acronyms or any combinations thereof, including, but not limited to, EV Group®, EVG® and the Triple i logo, equipment and technology names and acronyms such as GEMINI®, HERCULES®, BONDSCALE®, SmartNiew®, SmartNiL® and many others, as well as website addresses, are registered trademarks and/or the property of EV Group. For a complete list of EVG trademarks visit www.EVGroup.com/Imprint.

Other product and company names may be trademarks of their respective owners.

#### Confidential

www.EVGroup.com